# VERIFICATION TEST PLAN Fundamentals of Pre-Silicon Validation Winter -2024

# Asynchronous FIFO Ashwin Sivakumar, Mahidhar Regalla, MonicaPinnamaneni Date:02-02-2024

### Acknowledgement:1 Table of Contents

#### Contents

| 2  | In  | troduction:                                                                 | 2   |
|----|-----|-----------------------------------------------------------------------------|-----|
|    | 2.1 | Objective of the verification plan                                          | 2   |
|    | 2.2 | Top Level block diagram                                                     | 2   |
| 3  | Ve  | erification Requirements                                                    | 2   |
|    | 3.1 | Verification Levels                                                         | 2   |
| 4  | Re  | equired Tools                                                               | 5   |
|    | 4.1 | Software and hardware tools                                                 | 5   |
|    | 4.2 | Directory structure of your runs, what computer resources you will be using | 5   |
| 5  | Ri  | sks and Dependencies                                                        | 6   |
| 6  | Fu  | unctions to be Verified                                                     | 8   |
|    | 6.1 | Functions from specification and implementation                             | 8   |
| 7  | Τe  | ests and Methods                                                            | 14  |
| 8  | Co  | overage Requirements                                                        | 19  |
| 9  | Re  | esources requirements                                                       | 22  |
|    | 9.1 | Team members and who is doing what and expertise                            | 22  |
| 10 | Sc  | chedule                                                                     | 23  |
| 11 |     | ences Uses / Citations/Acknowledgements                                     | 2/1 |

# 2 Introduction:

### 2.1 Objective of the verification plan

The objective of this verification plan is to ensure the functional correctness and performance compliance of the FIFO design. Specifically, the plan aims to verify a FIFO with a depth of 140, read idle cycles of 3, and write idle cycles of 0.

#### 2.2 Top Level block diagram



## 2.3 Specifications for the design

- Producer Freq = 250Mhz
- Consumer Freq = 100Mhz
- Write Idle Cycle= 0 Read Idle Cycle= 3
- Burst Length = 150
- Duty-cycle= 50:50
- The FIFO specifications include a depth of 140, read idle cycles of 3, and write idle cycles of 0.

# **3 Verification Requirements**

#### 3.1 Verification Levels

#### 3.1.1 Module hierarchy

We are verifying the FIFO design at the block level as it encapsulates the complete functionality of the FIFO.



#### 3.1.2 Controllability and Observability

Controllability and observability are achieved through dedicated input and output ports of the FIFO module, allowing effective stimulus application and result monitoring.

#### 3.1.3 Interface signals

#### FIFO Module Interface:

Definition: The primary interface of the FIFO module, including input and output ports.

Specifications:

winc: Write enable signal. wclk:

Write clock signal.

wrst\_n: Active-low write reset signal.

rinc: Read enable signal. rclk: Read

clock signal.

rrst\_n: Active-low read reset signal. wdata: Input data

bus for write operations. rdata: Output data bus for

read operations. wfull: Output signal indicating FIFO

full condition. rempty: Output signal indicating FIFO

empty condition.

#### Memory Interface (FIFO mem):

Definition: The interface between the FIFO module and the memory subsystem (FIFO mem).

Specifications:

winc: Write enable signal.

wfull: Input signal indicating FIFO full condition.

wclk: Write clock signal. waddr: Write address

bus. raddr: Read address bus. wdata: Input

data bus for write operations. rdata: Output

data bus for read operations.

#### Read Pointer Empty Module Interface (rptr\_empty):

Definition: The interface of the module handling read pointer and empty condition.

Specifications:

rinc: Read enable signal. rclk:

Read clock signal.

rrst\_n: Active-low read reset signal. rq2\_wptr:

Input read pointer with write side.

rempty: Output signal indicating FIFO empty condition.

raddr: Output read address.

#### Write Pointer Full Module Interface (wptr\_full):

Definition: The interface of the module handling write pointer and full condition.

Specifications:

winc: Write enable signal.

wfull: Output signal indicating FIFO full condition.

wclk: Write clock signal. wq2\_rptr: Input read

pointer with write side. waddr: Output write

address. wptr: Output write pointer.

#### Synchronization Modules (sync\_r2w, sync\_w2r):

Definition: Modules ensuring synchronization between read and write pointers.

Specifications:

wclk, wrst\_n: Write clock and reset signals. rptr: Read

pointer. rq2\_wptr, wq2\_rptr: Synchronized read and write

pointers.

# **4 Required Tools**

#### 4.1 Software and hardware tools.

Questa sim.

# 4.2 Directory structure of your runs, what computer resources you will be using.

The directory structure for the verification runs will be organized for clarity and ease of access. Below is a proposed directory structure:

verification\_ plan

#### /testbench

async\_fifo1\_tb.sv

#### /modules

async\_fifo1.sv - fifomem.sv

- rptr\_empty.sv
- wptr\_full.sv
- sync\_r2w.sv
- sync\_w2r.sv

# **5 Risks and Dependencies**

#### **Incomplete Specifications:**

Risk: Incomplete or ambiguous specifications may lead to misinterpretations during verification.

Contingency/Mitigation: Regularly communicate with design and specification teams to clarify any ambiguities. Document assumptions made during verification.

#### **Concurrency Issues:**

Risk: Concurrency-related problems may arise during read and write operations.

Contingency/Mitigation: Thoroughly test scenarios involving concurrent read and write operations to identify and address any concurrency issues.

#### **Performance Bottlenecks:**

Risk: Performance issues, such as slow read or write operations, may impact the overall functionality.

Contingency/Mitigation: Implement performance-related tests to ensure compliance with specifications. Optimize design if performance bottlenecks are identified.

#### **Integration Challenges:**

Risk: Integration issues may arise when connecting the FIFO design with other system components.

Contingency/Mitigation: Conduct integration testing with other modules early in the verification process. Collaborate with other teams to address interface compatibility.

#### **Assertion Failures:**

Risk: Assertions may fail to capture specific corner cases or may trigger false positives.

Contingency/Mitigation: Regularly review and update assertions. Use multiple assertion types to cover various aspects of the design.

#### **Incomplete Test Coverage:**

Risk: Insufficient test coverage may lead to undetected bugs or corner cases.

Contingency/Mitigation: Develop a comprehensive test plan with a variety of scenarios to achieve high test coverage. Utilize code coverage tools to identify areas that need additional testing.

#### Misalignment with Design Changes:

Risk: Changes in the design may not be accurately reflected in the testbench or test cases.

Contingency/Mitigation: Establish a robust change management process. Regularly synchronize the testbench and test cases with the latest design specifications.

#### **Resource Constraints:**

Risk: Insufficient computing resources may impact the efficiency of simulations.

Contingency/Mitigation: Optimize testbenches for efficiency. Use parallel simulation options if available. Upgrade hardware resources if necessary.

#### **Model-Reality Mismatch:**

Risk: The model may deviate from the real-world behavior, leading to incorrect verification results.

Contingency/Mitigation: Regularly validate the model against real-world scenarios. Update the model based on feedback from silicon testing.

#### **Incomplete Documentation:**

Risk: Lack of comprehensive documentation may hinder understanding and troubleshooting.

Contingency/Mitigation: Maintain up-to-date documentation. Document assumptions, known issues, and resolutions for future reference.

#### **Ambiguous Error Handling:**

Risk: Unclear error handling mechanisms may make it challenging to identify and debug issues.

Contingency/Mitigation: Clearly define error handling procedures. Implement detailed logging and reporting mechanisms.

#### **Inadequate Regression Testing:**

Risk: Changes to the design or testbench may introduce regressions that go undetected.

Contingency/Mitigation: Implement a comprehensive regression testing suite. Verify the integrity of existing functionalities after each update.

#### **Unrealistic Test Scenarios:**

Risk: Test scenarios may not accurately represent real-world usage.

Contingency/Mitigation: Collaborate with domain experts to create realistic test scenarios. Incorporate feedback from system architects.

#### **Human Error:**

Risk: Mistakes in testbench development, test case creation, or result analysis.

Contingency/Mitigation: Implement thorough code reviews, use automation where possible, and encourage a culture of careful verification practices.

# 6 Functions to be Verified.

#### 6.1 Functions from specification and implementation

6.1.1 List of functions that to be verified.

#### **Write Operation:**

Function: Verify that data can be successfully written into the FIFO.

Description: Ensure that the FIFO accepts data when the write enable signal is asserted. Check if the data is correctly stored in the memory.

#### **Read Operation:**

Function: Verify that data can be successfully read from the FIFO.

Description: Ensure that the FIFO provides valid data when the read enable signal is asserted. Check if the data read matches the expected values.

#### Write and Read Concurrency:

Function: Verify simultaneous write and read operations.

Description: Test scenarios where write and read operations occur concurrently. Ensure that the FIFO handles simultaneous read and write requests without data corruption.

#### FIFO Full Condition:

Function: Verify the FIFO full condition.

Description: Write data into the FIFO until it reaches its maximum depth. Verify that the FIFO signals a full condition correctly.

#### FIFO Empty Condition:

Function: Verify the FIFO empty condition.

Description: Read data from the FIFO until it becomes empty. Verify that the FIFO signals an empty condition correctly.

#### **Idle Write Cycles:**

Function: Verify the behavior during idle write cycles.

Description: Confirm that the FIFO remains stable during idle write cycles (when no data is being written). Check for any unintended side effects during idle write periods.

#### **Idle Read Cycles**:

Function: Verify the behavior during idle read cycles.

Description: Confirm that the FIFO remains stable during idle read cycles (when no data is being read). Check for any unintended side effects during idle read periods.

#### Write Error Handling:

Function: Verify error handling during write operations.

Description: Test scenarios where the FIFO receives write requests beyond its capacity. Ensure that appropriate error handling mechanisms are in place.

#### **Read Error Handling:**

Function: Verify error handling during read operations.

Description: Test scenarios where read requests are made when the FIFO is empty. Ensure that appropriate error handling mechanisms are in place.

#### **Reset Operation:**

Function: Verify the reset functionality.

Description: Assert the reset signal and verify that the FIFO resets to its initial state, clearing all stored data.

#### **Sequential Write and Read:**

Function: Verify sequential write and read operations.

Description: Perform a series of sequential write and read operations to ensure proper data flow through the FIFO.

#### **Asynchronous Write and Read:**

Function: Verify asynchronous write and read operations.

Description: Introduce variations in write and read timing to ensure that the FIFO can handle asynchronous operations.

#### 6.1.2 List of functions that will not be verified.

#### Power-On Self-Test (POST):

Description: The power-on self-test is not verified.

Reason: POST is typically a one-time initialization process that occurs during power-up. Since it is not part of the regular operation of the FIFO, it is not explicitly verified.

#### **External Clock Source Handling:**

Description: Verification of handling external clock sources is not performed.

Reason: The handling of external clock sources is often assumed to be functioning correctly at the system level. Detailed verification at the FIFO level may not be necessary.

#### **Integration with Higher-Level Modules:**

Description: Interaction and integration with higher-level modules are not explicitly verified.

Reason: This verification plan focuses on the functional aspects of the FIFO design. Integration with other modules is often verified at a higher level of the system.

#### **Environmental Conditions (Temperature, Voltage, etc.):**

Description: The FIFO's behavior under extreme environmental conditions is not verified.

Reason: Environmental conditions are usually part of the system-level testing. Detailed verification of extreme conditions may be addressed at the system level rather than at the FIFO level.

#### **Electromagnetic Interference (EMI) Compliance:**

Description: Verification of EMI compliance is not performed.

Reason: EMI compliance is typically a system-level consideration, and specific verification is often carried out during system integration.

#### **Security Features:**

Description: Verification of security features is not explicitly performed.

Reason: Security features, if present, are often considered at the system or chip level. This plan focuses on functional verification rather than security aspects.

#### **User Interface Aspects:**

Description: Verification of user interface aspects such as graphical interfaces is not performed.

Reason: User interfaces are often part of the higher-level system, and their verification is typically carried out at that level.

#### FIFO Physical Design Aspects (Layout, Placement, Routing):

Description: Physical design aspects such as layout, placement, and routing are not verified.

Reason: These aspects are typically addressed during the physical design and layout stages rather than in the functional verification plan.

#### Regulatory Compliance (e.g., FCC Compliance):

Description: Verification of regulatory compliance is not explicitly performed.

Reason: Regulatory compliance is usually a system-level consideration, and verification may involve compliance testing after integration.

#### **Manufacturing Test Coverage:**

Description: Verification of specific manufacturing test coverage is not performed.

Reason: Manufacturing test coverage is often addressed separately in manufacturing test plans and may not be part of functional verification.

#### **User Documentation and Manuals:**

Description: Verification of user documentation and manuals is not explicitly performed.

Reason: User documentation is typically reviewed and validated separately from functional verification.

#### **Obsolete or Deprecated Features:**

Description: Verification of features that are obsolete or deprecated is not performed.

Reason: Deprecated features are often excluded from active development and are not part of the functional verification scope.

#### 6.1.3 List of critical functions and non-critical functions for tape out

#### **List of Critical Functions for Tape out:**

#### Write Operation Integrity:

Scenario: Verify that the FIFO correctly writes data into the memory under normal operating conditions.

Expected Outcome: Successful write operations with data integrity maintained.

#### **Read Operation Integrity:**

Scenario: Ensure that the FIFO reads data accurately from memory without corruption.

Expected Outcome: Successful and accurate retrieval of data during read operations.

#### FIFO Full and Empty Conditions:

Scenario: Verify that the FIFO signals appropriately when it is full and empty.

Expected Outcome: Proper signaling of full and empty conditions without false indications.

#### **Read and Write Synchronization:**

Scenario: Confirm that read and write operations are synchronized and occur without data hazards.

Expected Outcome: No data hazards, ensuring synchronized read and write operations.

Idle Cycles Handling:

Scenario: Validate the behavior of the FIFO during idle cycles, especially considering read and write idle cycles.

Expected Outcome: Correct handling of idle cycles as per specifications.

#### **Addressing and Pointers:**

Scenario: Ensure proper addressing and handling of pointers within the FIFO memory.

Expected Outcome: Accurate addressing and pointer manipulation without errors.

**Reset Operation:** 

Scenario: Verify the functionality of the reset operation, including its impact on pointers and memory.

Expected Outcome: Successful reset with proper initialization of internal states.

#### **Concurrent Read and Write:**

Scenario: Simulate concurrent read and write operations to check for any conflicts or race conditions.

Expected Outcome: Proper handling of concurrent read and write operations without data corruption.

#### **Power Consumption and Efficiency:**

Scenario: Assess the power consumption and efficiency of the FIFO under various operational conditions.

Expected Outcome: Power consumption within specified limits and efficient use of resources.

#### **Error Detection and Correction:**

Scenario: Inject errors into the data and verify the FIFO's ability to detect and correct errors.

Expected Outcome: Successful detection and correction of errors without compromising system integrity.

#### **List of Non-Critical Functions for Tape out:**

#### **Asynchronous Clock Handling:**

Scenario: Simulate variations in the asynchronous clock and verify its impact.

Expected Outcome: Non-critical as the FIFO may not be designed to handle extreme asynchronous clock variations.

#### **Extreme Environmental Conditions:**

Scenario: Subject the FIFO to extreme temperature and voltage conditions.

Expected Outcome: Non-critical for tape out as extreme conditions are often addressed at the system level.

#### **Overclocking Scenarios:**

Scenario: Test the FIFO under overclocking conditions beyond specified limits.

Expected Outcome: Non-critical as tape out focuses on normal operational conditions.

#### **Unused or Reserved Features:**

Scenario: Verify features marked as unused or reserved in the specifications.

Expected Outcome: Non-critical, as these features may not impact normal functionality.

#### **Backward Compatibility:**

Scenario: Assess backward compatibility with previous versions of the FIFO.

Expected Outcome: Non-critical for tape out unless backward compatibility is explicitly required.

#### **Interoperability with Legacy Systems:**

Scenario: Check interoperability with legacy systems or older versions of components.

Expected Outcome: Non-critical unless specified for the system's operational context.

#### **User Interface Aspects:**

Scenario: Evaluate graphical user interface aspects or other non-functional features.

Expected Outcome: Non-critical for tape out as these aspects are typically validated separately.

#### **Advanced Security Features:**

Scenario: Verification of advanced security features beyond basic data integrity checks.

Expected Outcome: Non-critical unless advanced security features are a primary focus.

#### **Obsolete or Deprecated Features:**

Scenario: Verification of features marked as obsolete or deprecated.

Expected Outcome: Non-critical as these features are not actively developed.

#### **Regulatory Compliance Testing:**

Scenario: Conduct regulatory compliance testing beyond basic functional verification.

Expected Outcome: Non-critical for tape out, as specific compliance testing may occur at later stages.

## 7 Tests and Methods

7.1.1 Testing methods to be used: Black/White/Gray Box.

**Black Box Testing**: Functional verification based on specifications.

White Box Testing: Code coverage analysis and assertion-based verification.

**Gray Box Testing**: Scenario-based testing for corner cases.

7.1.2 PROs and CONs.

Black Box Testing: PRO - High-level coverage. CON - Limited visibility into internals.

White Box Testing: PRO - In-depth analysis. CON - May miss system-level issues.

**Gray Box Testing**: PRO - Comprehensive testing. CON - Increased simulation time.

# 7.1.3 Testbench Architecture; Component used (list and describe Drivers, Monitors, scoreboards, checkers etc.)

| Name              | Туре                   | Size | Value |
|-------------------|------------------------|------|-------|
| uvm_test_top      | fifo_test              | -    | @471  |
| env               | fifo_env               | -    | @478  |
| agnt              | fifo_agent             | -    | @485  |
| drv               | fifo_driver            | -    | @609  |
| rsp_port          | uvm_analysis_port      | -    | @624  |
| seq_item_port     | uvm_seq_item_pull_port | -    | @616  |
| mon               | fifo_monitor           | -    | @632  |
| monitor_port      | uvm_analysis_port      | -    | @640  |
| seqr              | fifo_sequencer         | -    | @500  |
| rsp_export        | uvm_analysis_export    | -    | @507  |
| seq_item_export   | uvm_seq_item_pull_imp  | -    | @601  |
| arbitration_queue | array                  | 0    | -     |
| lock_queue        | array                  | 0    | -     |
| num_last_reqs     | integral               | 32   | 'd1   |
| num_last_rsps     | integral               | 32   | 'd1   |
| scb               | fifo_scoreboard        | -    | @492  |
| scoreboard_port   | uvm_analysis_imp       | -    | @654  |

The testbench module **async\_fifo1\_tb** initializes and drives signals to the DUT and checks the output against expected results. To relate this code to the image, we could map the code components to the diagram as follows:

- **Sequencer**: In the testbench (**async\_fifo1\_tb**), the part where random data is generated (**\$urandom**) and controlled by **winc** can be seen as the sequencer.
- **Driver**: The signals **winc**, **wdata**, **wclk**, and **wrst\_n** driven from the testbench to the DUT represent the driver.
- Monitor: The part of the testbench that reads the output rdata and compares it with the expected data (verif\_wdata) acts as the monitor.
- Scoreboard: The array verif\_data\_q and the assertions checking the DUT's output (rdata) against the expected output (verif\_wdata) can be considered as the scoreboard mechanism.

• **Interface**: This is implicit in the testbench, as the signals driven to the DUT and the signals read from it act as the interface.

# 7.1.4 Verification Strategy: (Dynamic Simulation, Formal Simulation, Emulation etc.) Describe why you chose the strategy.

Verification Strategy: Dynamic Simulation.

Reasoning: Dynamic simulation balances accuracy and efficiency for FIFO verification.

#### 7.1.5 Driving Methodology

#### 7.1.5.1 List the test generation methods (Directed test, constrained random)

Test Generation Methods: Directed Testing and Constraint random testing

Direct Testing involves creating targeted test cases based on specific design requirements, while Constraint Random Testing (CRT) uses randomized stimulus generation guided by constraints to explore the design space more thoroughly. Both techniques play vital roles in verifying digital designs, with Direct Testing focusing on known requirements and CRT efficiently exploring diverse test scenarios to uncover corner cases and unexpected behaviors

#### 7.1.6 checking methodology

- Self-Checking Testbench: Automates the process of stimulus generation and response verification
  without manual intervention, using a testbench that compares the DUT's outputs against expected
  results.
- 2. **Assertion-Based Checking**: Employs conditional checks within the simulation to ensure the DUT's behavior aligns with specified design properties and constraints.
- 3. **Score boarding**: Utilizes a reference model to predict outputs, facilitating comparison against actual DUT responses for validation of correct behavior.
- 4. **Coverage Analysis**: Measures the extent to which the DUT's state space is exercised by the testbench, aiming to identify untested parts of the design.
- 5. **Randomized Testing**: Generates random inputs to stress-test the DUT across a broad range of scenarios, often uncovering edge cases not considered in directed testing.

- 6. **Directed Testing**: Focuses on specific and critical DUT functionalities by crafting targeted test cases, ensuring that particular behaviors are correctly implemented.
- 7. **Simulation Control**: Manages the execution flow of the simulation environment, such as clock cycles and reset sequences, to emulate realistic operating conditions.
- 8. **Logging and Error Reporting**: Captures and outputs simulation data and error messages to track test progress and facilitate debugging of failed checks.

#### 7.1.6.1 From specification, from implementation, from context, from architecture etc.

From Specification.

#### 7.1.7 Testcase Scenarios (Matrix)

#### 7.1.7.1 Basic Tests

| Name                         | Test Case Description                                                |
|------------------------------|----------------------------------------------------------------------|
| Basic 0,1 test for every bit | - Generate transactions with different values for each bit of wdata. |
|                              | - Ensure that each bin for wdata_bit0 through wdata_bit7 is hit.     |
| Rinc check 0,1               | - Generate transactions with different values for rinc.              |
|                              | - Ensure that each bin for rinc_bin is hit.                          |
| Winc check 0,1               | - Generate transactions with different values for winc.              |
|                              | - Ensure that each bin for rinc_winc is hit.                         |
| wrst_n                       | - Generate transactions with different values for wrst_n.            |
|                              | - Ensure that each bin for rinc_wrst_n is hit.                       |
| rrst_n                       | - Generate transactions with different values for rrst_n.            |
|                              | - Ensure that each bin for rinc_rrst_n is hit.                       |
| wfull                        | - Generate transactions to fill the FIFO.                            |
|                              | - Generate transactions to empty the FIFO.                           |

| Name                                                     | Test Case Description                                                                                |
|----------------------------------------------------------|------------------------------------------------------------------------------------------------------|
|                                                          | - Ensure that both bins for wfull_bin are hit.                                                       |
| rempty                                                   | - Generate transactions to fill the FIFO.                                                            |
|                                                          | - Generate transactions to empty the FIFO.                                                           |
|                                                          | - Ensure that both bins for rempty_bin are hit.                                                      |
| Sequential patters                                       | Test with specific patterns that may exercise specific functionality or corner cases in your design. |
| Wdata check one hot bits                                 | - Generate transactions with different one-hot encoded values for wdata.                             |
|                                                          | - Ensure that each bin for wdata_onehot is hit.                                                      |
| Edge Cases:Wdata check for ff and 00                     | - Generate transactions with border values (0 and 255) for wdata.                                    |
|                                                          | - Ensure that both bins for wdata_border are hit.                                                    |
| <b>Stress Testing</b> :Back to back continuous testcases | Give back to back values for the wdata in continuous format                                          |
| <b>Stress Testing</b> :Back to back same values          | Give same value back to back and check the functionality                                             |
| Randomization                                            | Give randomized data to the wdata and check the output                                               |

#### 7.1.7.2 Complex Tests

| Test Name / Number | Test Description/ Features                                                             |
|--------------------|----------------------------------------------------------------------------------------|
| 1.2.1              | Concurrent events (R+W) Conditions: fifo_full/fifo_empty/always_full/always empty etc. |
| 1.2.2              | Idle Cycles Handling Validate Idle cycles between read and write operations.           |
| 1.2.3              | Error detection and Correction Inject errors and check behavior of FIFO.               |

#### 7.1.7.3 Regression Tests (Must pass every time)

| Test Name / Number | Test Description/Features |  |
|--------------------|---------------------------|--|
| 1.3.1              | Basic read operation      |  |
| 1.3.2              | Basic write operation     |  |
| 1.3.3              | Reset Operation           |  |
| 1.3.4              | FIFO full condition       |  |
| 1.3.5              | FIFO empty condition      |  |

# **8 Coverage Requirements**

8.1.1.1 Describe Code and Functional Coverage goals for the DUV.

#### 1. Bit Coverage of wdata:

- Verify that each bit of **bus\_tb.wdata** toggles between 0 and 1.
- Ensure that each bit is exercised individually to catch any potential stuck-at faults or other issues.

#### 2. Control Signals:

- Read and Write Increment Signals (rinc, winc):
  - Verify that these signals toggle correctly during read and write operations.
- Reset Signals (wrst\_n, rrst\_n):
  - Ensure that the reset signals transition properly from active to inactive states and vice versa.
  - Confirm that the DUT resets and initializes as expected.

#### 3. FIFO Full and Empty Signals:

- · wfull Signal:
  - Validate that the FIFO full signal toggles correctly when the FIFO reaches its maximum capacity.
- · rempty Signal:
  - Ensure that the FIFO empty signal toggles correctly when the FIFO is empty and ready to accept new data.
- Test scenarios where the FIFO transitions between empty, partially full, and full states.

#### 4. Specific Data Patterns in wdata:

- One-Hot Values (wdata\_onehot):
  - Confirm that each one-hot value in the **wdata** bus is exercised during simulation.
- Border Values (wdata\_border):
  - Validate the behavior of the FIFO when border values are encountered, such as all 0s or all 1s.
- Ensure that data patterns are correctly recognized and handled by the DUT.

#### 5. Cross Coverage:

- wfull and rempty Cross Coverage:
  - Create cross coverage between **wfull** and **rempty** to ensure correct behavior when the FIFO is transitioning between full and empty states.
- Control Signals and Data Patterns Cross Coverage:

• Explore interactions between control signals (e.g., wrst\_n, rrst\_n) and specific data patterns (e.g., wdata\_onehot) to verify robustness across various scenarios.

#### 6. Functional Coverage:

- Read and Write Operations:
  - Ensure that all read and write operations are exercised, including edge cases and corner scenarios.
- Data Integrity and Error Handling:
  - Validate that data integrity is maintained throughout read and write operations.
  - Test error handling mechanisms, such as overflow and underflow conditions.

#### 8.1.1.2 Conditions to achieve coverage goals.

#### Bit Coverage of bus\_tb.wdata:

- Define bins for each bit of **bus\_tb.wdata** separately.
- Bins: wdata\_bit0, wdata\_bit1, ..., wdata\_bit7.
- Each bin should cover both 0 and 1 values.

#### Control Signals (rinc, winc, wrst\_n, rrst\_n):

- Define bins for each control signal.
- Bins: rinc\_bin, winc\_bin, wrst\_n\_bin, rrst\_n\_bin.
- Each bin should cover both 0 and 1 values.

#### FIFO Full (wfull) and Empty (rempty) Signals:

- Define bins for wfull and rempty.
- Bins: wfull\_bin, rempty\_bin.
- Each bin should cover both 0 and 1 values.

#### Specific Data Patterns in bus\_tb.wdata:

- Define bins for specific data patterns.
- Bins: wdata\_onehot, wdata\_border.
- Ensure that each bin covers the specified data patterns comprehensively

#### **Additional Considerations:**

- **Randomization**: Ensure that the test sequences incorporate randomization to cover a wide range of scenarios.
- **Functional Coverage**: Include bins that cover functional aspects of the DUT's behavior, such as read and write operations, error handling, and boundary conditions.
- Corner Cases: Define bins that cover corner cases and extreme values to validate the DUT's behavior under adverse conditions.

#### 8.1.2 Assertions

8.1.2.1 Describe the assertions that you are planning to use and how it will help you improve the overall coverage and functional aspects of the design.

#### **Initial Block Assertions:**

- 1. **assert (!bus\_tb.rinc) else ...**: Ensure that the read increment is not active at the beginning of the simulation. This checks if the signal responsible for incrementing the read address is inactive during the initial phase.
- 2. **assert (!bus\_tb.winc) else ...**: Ensure that the write increment is not active at the beginning of the simulation. Similar to the read increment check, this verifies that the signal responsible for incrementing the write address is inactive.
- 3. **assert (bus\_tb.wclk === 0 || bus\_tb.wclk === 1) else ...**: Check if the write clock has an expected value (either 0 or 1). This ensures that the write clock is initialized to a valid state.
- 4. assert (bus\_tb.rclk === 0 || bus\_tb.rclk === 1) else ...: Check if the read clock has an expected value (either 0 or 1). Similar to the previous assertion, it verifies the initialization of the read clock.
- 5. **assert (!bus\_tb.wrst\_n || (bus\_tb.wclk && bus\_tb.wdata)) else ...**: Validate the sequencing of write events by checking that either the write reset is inactive, or if active, the write clock and write data are in a valid state. This ensures that write events are correctly sequenced.
- 6. **assert (!bus\_tb.rrst\_n || (bus\_tb.rclk && bus\_tb.rdata)) else ...**: Similar to the previous assertion but for read events. Ensure that read events are correctly sequenced.
- 7. while (!bus\_tb.wclk) ... assert (!bus\_tb.wfull) else ...: Iterate while the write clock is low, checking that the write FIFO is not full. This is a continuous assertion checking the status of the write FIFO until the write clock rises.
- 8. while (!bus\_tb.rclk) ... assert (bus\_tb.rempty) else ...: Iterate while the read clock is low, checking that the read FIFO is empty. Similar to the previous assertion, this continuously checks the status of the read FIFO until the read clock rises.

#### **Always Block Assertions:**

1. Waiting for the Positive Edge of rclk: After initializing other components, wait for the positive edge

- of the read clock (rclk).
- 2. **Waiting for rinc to Be 1**: Wait for **rinc** (read increment) to be 1, indicating an active read increment.
- 3. **Waiting for 3 rclk Cycles**: After **rinc** is active, wait for 3 rising edges of the read clock (**rclk**). This is a time-based assertion.
- 4. **Asserting rinc Is High After 3 rclk Cycles**: After waiting for 3 cycles, assert that **rinc** is still high. This checks the sustained high state of **rinc** after a specific condition.

#### **Summary:**

- The assertions in the initial block validate the initial conditions of various signals and ensure correct sequencing of read and write events.
- The assertions in the always block focus on the read side, checking the increment and timing-related conditions.

# 9 Resources requirements

9.1 Team members and who is doing what and expertise.

| No  | Task                                         | Actual<br>Start Date | Responsible person              | Target Completion<br>date & Status |           | Comments                                                                                                      |
|-----|----------------------------------------------|----------------------|---------------------------------|------------------------------------|-----------|---------------------------------------------------------------------------------------------------------------|
| 1   | High Level Design<br>Specification<br>(HLDS) | 19/1/2024            | Ashwin,<br>Mahidhar &<br>Monica | 22/1/24                            | completed | Design spec<br>documentation                                                                                  |
| 1.1 | Design spec<br>calculation and<br>plan       | 21/1/2024            | Ashwin,<br>Mahidhar &<br>Monica | 23/1/4                             | Completed | Depth calculation modules understanding, and plan has been made for the design and modules has been splitted. |
| 1.2 | The sunburst<br>paper review                 | 23/1/4               | Ashwin,<br>Mahidhar &<br>Monica | 23/1/24                            | Completed | The sunburst paper has been reviewed and design implementation method has been decided accordingly            |
| 2   | Design<br>Implementation                     | 23/1/24              | Ashwin,<br>Mahidhar &<br>Monica | 8/2/24                             | progress  |                                                                                                               |

| 2.1 | FIFO mem module            | 24/1/24 | Ashwin | 25/1/24 | completed | System verilog code<br>has been<br>implemented for FIFO<br>mem module |
|-----|----------------------------|---------|--------|---------|-----------|-----------------------------------------------------------------------|
| 2.2 | FIFO Write to Read pointer | 26/1/24 | Ashwin | 27/1/24 | completed | System verilog code<br>has been implemented<br>and updated in git hub |
| 2.3 | FIFO full                  | 27/1/24 | Monica | 29/1/24 | completed | Sv code has been implemented.                                         |

| 2.4 | FIFO read to<br>write pointer | 24/1/24 | Mahidhar | 25/1/24 | completed | Sv code has been implemented.                                                |
|-----|-------------------------------|---------|----------|---------|-----------|------------------------------------------------------------------------------|
| 2.5 | FIFO empty                    | 26/1/24 | Mahidhar | 27/1/24 | completed | Sv code has been implemented.                                                |
| 2.6 | FIFO Top                      | 27/1/24 | Monica   | 30/1/24 | completed | Sv code has been implemented.                                                |
| 2.7 | FIFO mem<br>testing           | 29/1/24 | Ashwin   | 30/1/24 | completed | The testbench with assertions has been created for FIFO mem has been tested. |
| 2.8 | FIFO mem<br>testbench plan    | 30/1/24 | Ashwin   | 31/1/24 | completed | The testbench plan has been written and testcases                            |

# 10 Schedule

- Weeks 1-2 (Current Date to January 20, 2024): Focus on developing the HLDS. This includes finalizing specifications and planning out the design and verification strategy.
- Weeks 3-5 (January 21 to February 10, 2024): Begin the implementation of the Async FIFO in System Verilog. Ensure that the design meets the requirements set out in the HLDS.

- Weeks 6-7 (February 11 to February 20, 2024): Develop the initial conventional testbench and begin basic testing of the design.
- Weeks 8-9 (February 21 to February 28, 2024): Expand into functional verification using UVM. This includes developing a more sophisticated UVM testbench and achieving the desired coverage goals.
- Week 10 (March 1 to March 5, 2024): Perform final testing and validation of the design. Address any bugs or issues found during testing.
- Week 11 (March 6 to March 7, 2024): Finalize documentation, prepare all deliverables, and package everything for submission.

# 11. References Uses / Citations/Acknowledgements

- 1. S. Cummings, "FIFOs: Fast, predictable, and deep," in Proceedings of SNUG, 2002. [Online]. Available: http://www.sunburst-design.com/papers/CummingsSNUG2002SJ FIFO1.pdf.
- 2. S. Cummings, "FIFOs: Fast, predictable, and deep (Part II)," in Proceedings of SNUG, 2002. [Online]. Available: http://www.sunburst-design.com/papers/CummingsSNUG2002SJ FIFO2.pdf.
- 3. Putta Satish, "FIFO Depth Calculation Made Easy," [Online]. Available: <a href="https://hardwaregeeksblog.files.wordpress.com/2016/12/fifodepthcalculationmadeeasy2.pdf">https://hardwaregeeksblog.files.wordpress.com/2016/12/fifodepthcalculationmadeeasy2.pdf</a>.
- 4. A. Author et al., "Title of the Paper," in Proceedings of the Conference, 2015, pp. 123-456. [Online]. Available: <a href="https://ieeexplore.ieee.org/abstract/document/7237325">https://ieeexplore.ieee.org/abstract/document/7237325</a>.
- 5. M. Last Name et al., "Designing Asynchronous FIFO," [Online]. Available: https://d1wqtxts1xzle7.cloudfront.net/56108360/EC109-libre.pdf.
- 6. A. Author et al., "Title of the Paper," in Proceedings of the Conference, 2011, pp. 789-012. [Online]. Available: <a href="https://ieeexplore.ieee.org/stamp/stamp.jsp?arnumber=6041338">https://ieeexplore.ieee.org/stamp/stamp.jsp?arnumber=6041338</a>
- 7. Author, "Title of the Video," [Online]. Available: https://www.youtube.com/watch?v=UNoCDY3pFh0
- 8. Open AI, "Chat GPT," [Online].